libnx/nx/source/nvidia/gpu.c
2022-07-02 14:43:13 +02:00

101 lines
2.5 KiB
C

#include <string.h>
#include "../services/service_guard.h"
#include "kernel/svc.h"
#include "services/nv.h"
#include "nvidia/ioctl.h"
#include "nvidia/gpu.h"
// Official software hardcodes this for Tegra X1 (and even K1).
#define NUM_TPC_MASKS 1
static u32 g_ctrlgpu_fd = -1;
static nvioctl_gpu_characteristics g_gpu_characteristics;
static u32 g_zcull_ctx_size;
static nvioctl_zcull_info g_zcull_info;
static u32 g_tpc_masks[NUM_TPC_MASKS];
#define nvGpuInitialize nvGpuInit
NX_GENERATE_SERVICE_GUARD(nvGpu);
Result _nvGpuInitialize(void)
{
Result rc;
rc = nvOpen(&g_ctrlgpu_fd, "/dev/nvhost-ctrl-gpu");
if (R_SUCCEEDED(rc))
rc = nvioctlNvhostCtrlGpu_GetCharacteristics(g_ctrlgpu_fd, &g_gpu_characteristics);
if (R_SUCCEEDED(rc))
rc = nvioctlNvhostCtrlGpu_ZCullGetCtxSize(g_ctrlgpu_fd, &g_zcull_ctx_size);
if (R_SUCCEEDED(rc))
rc = nvioctlNvhostCtrlGpu_ZCullGetInfo(g_ctrlgpu_fd, &g_zcull_info);
if (R_SUCCEEDED(rc))
rc = nvioctlNvhostCtrlGpu_GetTpcMasks(g_ctrlgpu_fd, g_tpc_masks, sizeof(g_tpc_masks));
return rc;
}
void _nvGpuCleanup(void)
{
if (g_ctrlgpu_fd != -1) {
nvClose(g_ctrlgpu_fd);
g_ctrlgpu_fd = -1;
}
}
const nvioctl_gpu_characteristics* nvGpuGetCharacteristics(void)
{
return &g_gpu_characteristics;
}
u32 nvGpuGetZcullCtxSize(void)
{
return g_zcull_ctx_size;
}
const nvioctl_zcull_info* nvGpuGetZcullInfo(void)
{
return &g_zcull_info;
}
const u32* nvGpuGetTpcMasks(u32 *num_masks_out)
{
if (num_masks_out) *num_masks_out = NUM_TPC_MASKS;
return g_tpc_masks;
}
Result nvGpuZbcGetActiveSlotMask(u32 *out_slot, u32 *out_mask)
{
nvioctl_zbc_slot_mask data;
Result rc = nvioctlNvhostCtrlGpu_ZbcGetActiveSlotMask(g_ctrlgpu_fd, &data);
if (R_SUCCEEDED(rc)) {
if (out_slot) *out_slot = data.slot;
if (out_mask) *out_mask = data.mask;
}
return rc;
}
Result nvGpuZbcAddColor(const u32 color_l2[4], const u32 color_ds[4], u32 format)
{
return nvioctlNvhostCtrlGpu_ZbcSetTable(g_ctrlgpu_fd, color_ds, color_l2, 0, format, NVGPU_ZBC_TYPE_COLOR);
}
Result nvGpuZbcAddDepth(float depth)
{
u32 depth_int;
memcpy(&depth_int, &depth, sizeof(float));
return nvioctlNvhostCtrlGpu_ZbcSetTable(g_ctrlgpu_fd, NULL, NULL, depth_int, 1, NVGPU_ZBC_TYPE_DEPTH);
}
Result nvGpuGetTimestamp(u64 *ts) {
nvioctl_gpu_time data;
Result rc = nvioctlNvhostCtrlGpu_GetGpuTime(g_ctrlgpu_fd, &data);
if (R_SUCCEEDED(rc) && ts)
*ts = data.timestamp;
return rc;
}